1 224 Nyní si můžete rezervovat zásoby na skladě
| Množství | |
|---|---|
| 1+ | 113.362 Kč |
| 10+ | 105.587 Kč |
| 25+ | 102.326 Kč |
| 50+ | 100.069 Kč |
| 100+ | 97.561 Kč |
| 250+ | 94.552 Kč |
| 500+ | 92.044 Kč |
Informace o produktu
Přehled produktu
MT41K128M16JT-125 AIT:K is a 1.35V automotive DDR3L SDRAM. The DDR3 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. The DDR3 SDRAM operates from a differential clock (CK and CK#). The crossing of CK going HIGH and CK# going LOW is referred to as the positive edge of CK. The control, command, and address signals are registered at every positive edge of CK. Input data is registered on the first rising edge of DQS after the WRITE preamble, and output data is referenced on the first rising edge of DQS after the READ preamble.
- VDD = VDDQ = 1.35V (1.283–1.45V), backward compatible to VDD = VDDQ = 1.5V ±0.075V
- Differential bidirectional data strobe, 8n-bit prefetch architecture, 8 internal banks
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Fixed burst length (BL) of 8 and burst chop (BC) of 4 (via the mode register set [MRS])
- Self refresh temperature (SRT), automatic self refresh (ASR)
- Write levelling, multipurpose register, output driver calibration
- 128 Meg x 16 configuration
- AEC-Q100 qualified, PPAP submission, 8D response time
- 96-ball 8mm x 14mm FBGA package
- Industrial temperature range from -40 to +95°C
Výstrahy
Poptávka na trhu po tomto produktu způsobila prodloužení dodacích lhůt. Dodací lhůty se mohou měnit. Na produkt se nevztahují slevy.
Technické specifikace
DDR3L
128M x 16bit
FBGA
1.35V
-40°C
-
2Gbit
800MHz
96Pinů
Povrchová Montáž
95°C
No SVHC (17-Dec-2015)
Technické dokumenty (2)
Legislativa a životní prostředí
Country in which last significant manufacturing process was carried outZemě původu:Singapore
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Osvědčení o shodě