Potřebujete další?
| Množství | |
|---|---|
| 500+ | 2.658 Kč |
| 1000+ | 2.375 Kč |
| 5000+ | 2.280 Kč |
| 10000+ | 2.182 Kč |
Informace o produktu
Přehled produktu
The 74AUP1G79GV is a single positive-edge triggered D-type Flip-flop with low-power. Information on the data input is transferred to the Q output on the low-to-high transition of the clock pulse. The D input must be stable one setup time prior to the low-to-high clock transition for predictable operation. Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 to 3.6V. This device ensures very low static and dynamic power consumption across the entire VCC range from 0.8 to 3.6V. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.
- High noise immunity
- IOFF Circuitry provides partial power-down mode operation
- Latch-up performance exceeds 100mA per JESD 78, class II
- Low noise overshoot and undershoot <lt/>10% of VCC
- 0.9μA Maximum low static power consumption
Technické specifikace
74AUP1G79
-
20mA
SC-74A
Pozitivní Hrana
800mV
74AUP
-40°C
-
MSL 1 - Neomezené
D
309MHz
SC-74A
5Pinů
Neinvertovaný
3.6V
741G79
125°C
-
No SVHC (25-Jun-2025)
Technické dokumenty (2)
Legislativa a životní prostředí
Country in which last significant manufacturing process was carried outZemě původu:Malaysia
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Osvědčení o shodě