Potřebujete další?
| Množství | |
|---|---|
| 5+ | 26.836 Kč |
| 10+ | 16.528 Kč |
| 100+ | 10.559 Kč |
| 500+ | 8.001 Kč |
| 1000+ | 7.198 Kč |
| 5000+ | 6.145 Kč |
| 10000+ | 5.417 Kč |
Informace o produktu
Přehled produktu
The SN74HC573ADWR is an octal transparent D Latch with 3-state outputs. It is designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers and working registers. While the LE input is high, the Q outputs respond to the data (D) inputs. When LE is low, the outputs are latched to retain the data that was set up. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pull-up resistor.
- High-current 3-state outputs drive bus lines directly or up to 15 LSTTL loads
- Bus-structured pinout
- 80µA Maximum low power consumption
- 21ns Propagation delay (typical)
- ±6mA Output drive at 5V
- 1µA Maximum low input current
- Green product and no Sb/Br
Technické specifikace
74HC573
Třístavový
-
SOIC
2V
8bit
74573
85°C
-
Typ D Transparentní
43ns
SOIC
20Pinů
6V
74HC
-40°C
-
No SVHC (27-Jun-2018)
Technické dokumenty (1)
Alternativy pro SN74HC573ADWR
Nalezen 1 produkt
Legislativa a životní prostředí
Country in which last significant manufacturing process was carried outZemě původu:Malaysia
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Osvědčení o shodě