Print Page
Image is for illustrative purposes only. Please refer to product description.
ManufacturerALLIANCE MEMORY
Manufacturer Part NoAS4C256M16MD4V-062BAN
Order Code4313437
Technical Datasheet
126 In Stock
Need more?
1-2 Working Days Delivery
Order before 17:00 standard shipping
Quantity | Price (ex VAT) |
---|---|
1+ | Kč387.235 |
10+ | Kč358.644 |
25+ | Kč347.609 |
50+ | Kč338.831 |
100+ | Kč337.828 |
Price for:Each
Minimum: 1
Multiple: 1
Kč387.24 (ex VAT)
Enter Your Part No/Line Note
Added to your Order Confirmation, Invoice, and Dispatch note for this order only.
This number will be added to the Order Confirmation, Invoice, Dispatch note, Web confirmation Email and Product Label.
Product Information
ManufacturerALLIANCE MEMORY
Manufacturer Part NoAS4C256M16MD4V-062BAN
Order Code4313437
Technical Datasheet
DRAM TypeMobile LPDDR4X
Memory Density4GB
Memory Configuration256M x 16bit
Clock Frequency Max1.6GHz
IC Case / PackageTFBGA
No. of Pins200Pins
Supply Voltage Nom1.8V
IC MountingSurface Mount
Operating Temperature Min-40°C
Operating Temperature Max105°C
Product Range-
SVHCNo SVHC (27-Jun-2024)
Product Overview
AS4C256M16MD4V-062BAN is a LPDDR4X SDRAM. It is organized as 1 or 2 channels per device, and individual channel is 8-banks and 16-bits. This product uses a double-data-rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 16n prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock. The data paths are internally pipelined and 16n bits prefetched to achieve very high bandwidth.
- 256Mx16 org, 1600MHz maximum clock frequency
- LVSTL (low voltage swing terminated logic) I/O interface
- Selectable output drive strength (DS), 16-bit pre-fetch DDR data bus
- Single data rate (multiple cycles) command/address bus
- Bidirectional/differential data strobe per byte of data (DQS, DQS)
- DMI pin support for write data masking and DBI functionality
- Programmable READ and WRITE latencies (RL/WL)
- Support non-target DRAM ODT control, on-chip temperature sensor to control self refresh rate
- On-chip temperature sensor whose status can be read from MR4
- Automotive temperature range from -40°C to 105°C, 200-ball FBGA package
Technical Specifications
DRAM Type
Mobile LPDDR4X
Memory Configuration
256M x 16bit
IC Case / Package
TFBGA
Supply Voltage Nom
1.8V
Operating Temperature Min
-40°C
Product Range
-
Memory Density
4GB
Clock Frequency Max
1.6GHz
No. of Pins
200Pins
IC Mounting
Surface Mount
Operating Temperature Max
105°C
SVHC
No SVHC (27-Jun-2024)
Technical Docs (1)
Legislation and Environmental
Country of Origin:
Country in which last significant manufacturing process was carried outCountry of Origin:Taiwan
Country in which last significant manufacturing process was carried out
Country in which last significant manufacturing process was carried outCountry of Origin:Taiwan
Country in which last significant manufacturing process was carried out
Tariff No:85423290
US ECCN:3A991.b.1.a
EU ECCN:NLR
RoHS Compliant:Yes
RoHS
RoHS Phthalates Compliant:Yes
RoHS
SVHC:No SVHC (27-Jun-2024)
Download Product Compliance Certificate
Product Compliance Certificate
Weight (kg):.002593